# APPLICATION NOTE

**Product Name** 

**ST50H** 

Version

G

Doc No

902-12601

Date

2021/07/14



AcSiP Technology Corp. www.acsip.com.tw

# **Document History**

| Date       | Revised Contents                            | Revised By | Version |
|------------|---------------------------------------------|------------|---------|
| 2020/03/26 | Initial Version                             | PW         | А       |
| 2020/05/15 | Update Pin Definition                       | PW         | В       |
| 2020/06/17 | Add Pi-circuit description & ESD protection | PW         | С       |
| 2020/07/09 | Add RF switch control table                 | PW         | D       |
|            | Add contact information                     | A          |         |
| 2020/11/17 | Add Vbat function/GPIO Alternate            | Jack       | E       |
|            | functions/Additional functions              |            |         |
| 2021/01/26 | Harmonic suppression                        | Jack       | F       |
| 2021/07/14 | Harmonic suppression                        | Jack       | G       |
|            |                                             |            |         |



Product Name ST50H
Version G
Doc No 902-12601
Date 2021/07/14
Page 1/25



### **INDEX**

| 1. Block Diagram                   | 3  |
|------------------------------------|----|
| 2. Application Circuit             | 3  |
| 2.1. Schematic                     | 3  |
| 2.2. Power Supply Management       | 6  |
| 2.2.1. Power Supply Schemes        | 6  |
| 2.2.2. Power Supply configurations | 8  |
| 2.2.3. Power supply supervisor     | 10 |
| 2.2.4. Linear voltage regulator    |    |
| 2.2.5. VBAT                        | 11 |
| 2.2.6. Low-power modes             | 11 |
| 2.3. Pin Definition                | 13 |
| 3. Layout Guide                    | 20 |
| 3.1. Power Trace Management        | 20 |
| 3.2. Ground Management             | 20 |
| 3.3. RF Trace Management           | 20 |
| 3.4. ESD Protection                | 23 |
| 3.5. Other Schematic               | 24 |
| 3.6. Shielding Cover               | 25 |
| 4 Other Information                | 25 |



### 1. Block Diagram



Supporting 863 MHz ~ 930 MHz ISM-Bands

### 2. Application Circuit

#### 2.1. Schematic

● RE

Please place harmonic suppression circuit close to module out.





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 3 /25

#### Power

An independent LDO Buck or Boost for Vin regulating to VDD(3.3V) is recommend for ST50H. Please place the LDO Buck or Boost as close as possible to ST50H.





#### Battery protection





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 4 /25

#### Inductor

The L1 (15µH) consideration and recommended:

DCR (max) = 2 ohms

Idc (min) = 100 mA

Freq (min) = 20 MHz



| _              |              | Value | Idc max | Freq  | DCR   | Package           |
|----------------|--------------|-------|---------|-------|-------|-------------------|
| Reference      | Manufacturer | (μH)  | (mA)    | (MHz) | (ohm) | (L x W x H in mm) |
| LPS3010-153    | Coilcraft    | 15    | 370     | 43    | 0.95  | 2.95 x 2.95 x 0.9 |
| MLZ2012N150L   | TDK          | 15    | 90      | 40    | 0.47  | 2 x 1.25 x 1.25   |
| MLZ2012M150W   | TDK          | 15    | 120     | 40    | 0.95  | 2 x 1.25 x 1.25   |
| VLS2010ET-150M | TDK          | 15    | 440     | 40    | 1.476 | 2 x 2 x 1         |
| VLS2012ET-150M | TDK          | 15    | 440     | 40    | 1.062 | 2 x 2 x 1.2       |

#### RF Switch Control Table

| VC1(PA0) | VC2(PA1) | RF_TX-RF_ANT | RF_RX-RF_ANT |
|----------|----------|--------------|--------------|
| High     | Low      | Off          | On           |
| Low      | High     | On           | Off          |





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 5 /25

#### 2.2. Power Supply Management

The devices embed two different regulators: one LDO and one DC/DC (SMPS). The SMPS can be optionally switched-on by software to improve the power efficiency. As LDO and SMPS operate in parallel, the SMPS switch-on is transparent to the user and only the power efficiency is affected.

#### 2.2.1. Power Supply Schemes

The devices require a VDD operating voltage supply between 1.8 V and 3.6 V. Several independent supplies (VDDSMPS, VFBSMPS, VDDA, VDDRF) can be provided for specific peripherals:

#### VDD = 1.8 V to 3.6 V

VDD is the external power supply for the I/Os, the system analog blocks such as reset, power management, internal clocks and low-power regulator. It is provided externally through VDD pins.

#### VDDSMPS = 1.8 V to 3.6 V

VDDSMPS is the external power supply for the SMPS step-down converter. It is provided externally through VDDSMPS supply pin and must be connected to the same supply as VDD.

#### VFBSMPS = 1.45 V to 1.62 V (1.55 V typical)

VFBSMPS is the external power supply for the main system regulator. It is provided externally through VFBSMPS pin and is supplied through the SMPS step-down converter.

# VDDA = 0 V to 3.6 V (DAC minimum voltage is 1.71 V without buffer and 1.8 V with buffer. COMP and ADC minimum voltage is 1.62 V. VREFBUF minimum voltage is 2.4 V)

VDDA is the external analog power supply for A/D converters, D/A converters, voltage reference buffer, and comparators. The VDDA voltage level is independent from the VDD voltage (see power-up and power-down limitations below) and must preferably be connected to VDD when these peripherals are not used.

#### VDDRF = 1.8 V to 3.6 V

VDDRF is an external power supply for the radio. It is provided externally through the VDDRF pin and must be connected to the same supply as VDD.

#### VBAT = 1.55 V to 3.6 V

VBAT is the power supply for RTC, TAMP, external clock 32 kHz oscillator and backup registers (through power switch) when VDD is not present.



Product Name | ST50H | Version | G | Doc No | 902-12601 | Date | 2021/07/14 | Page | 6 /25

#### VREF-, VREF+

VREF+ is the input reference voltage for ADC and DAC. It is also the output of the internal voltage reference buffer when enabled.

- When VDDA < 2 V, VREF+ must be equal to VDDA.</li>
- When VDDA ≥ 2 V, VREF+ must be between 2 V and VDDA.

VREF+ can be grounded when ADC/DAC is not active. The internal voltage reference buffer supports the following output voltages, configured with VRS bit in the VREFBUF\_CSR register:

- VREF+ around 2.048 V: this requires VDDA ≥ 2.4 V.
- VREF+ around 2.5 V: this requires VDDA ≥ 2.8 V.

During power up and power down, the following power sequence is required:

- 1. When VDD < 1 V other power supplies (VDDA) must remain below VDD + 300 mV. During power down, VDD can temporarily become lower than other supplies only if the energy provided to the device remains below 1 mJ. This allows external decoupling capacitors to be discharged with different time constants during this transient phase.
- 2. When VDD > 1 V, all other power supplies (VDDA) become independent.
  An embedded linear voltage regulator is used to supply the internal digital power VCORE.
  VCORE is the power supply for digital peripherals, SRAM1 and SRAM2. The Flash memory is supplied by VCORE and VDD. VCORE is split in two parts: VDDO part and an interruptible part VDDI.





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 7 /25

#### · VDDPA:

Transmit high output power up to + 22 dBm, VDDPA must be supplied directly from VDD on VDDSMPS pin, as shown in the figure below.



The output power range is programmable in 32 steps of  $\sim$  1 dB. The power amplifier ramping timing is also programmable. This allows adaptation to meet radio regulation requirements. The table below gives the maximum transmit output power versus the VDDPA supply level.

| VDDPA supply (V) | Transmit output power (dBm) |
|------------------|-----------------------------|
| 3.3              | +22                         |
| 2.7              | +20                         |
| 2.4              | + 19                        |
| 1.8              | +16                         |

#### 2.2.2. Power Supply configurations

The different supply configurations are shown in the figure below.



The LDO or SMPS step-down converter operating mode can be configured by one of the following:



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 8 /25

- by the MCU using the SMPSEN setting in PWR control register 5 (PWR\_CR5), that depends upon the MCU system operating mode (Run, Stop, Standby or Shutdown).
- by the sub-GHz radio using SetRegulatorMode() command and the sub-GHz radio operating mode (Sleep, Calibrate, Standby, Standby with HSE32 or Active).

After any POR and NRST reset, the LDO mode is selected. The SMPS selection has priority over LDO selection.

While the sub-GHz radio is in Standby with HSE32 or in Active mode, the supply mode is not altered until the sub-GHz radio enters Standby or Sleep mode. The sub-GHz radio activity may add a delay for entering the MCU software requested supply mode.

The LDO or SMPS supply mode can be checked with the SMPSRDY flag in power status register 2 (PWR\_SR2).

Note: When the radio is active, the supply mode is not changed until after the radio activity is finished.

During Stop 1, Stop 2 and Standby modes, when the sub-GHz radio is not active, the LDO or SMPS step-down converter is switched off. When exiting low-power modes (except Shutdown), the SMPS step-down converter is set by hardware to the mode selected by the SMPSEN bit in PWR control register 5 (PWR CR5). SMPSEN is retained in Stop and Standby modes.

Independently from the MCU software selected supply operating mode, the sub-GHz radio allows the supply mode selection while the sub-GHz radio is active (thanks to the sub-GHz radio SetRegulatorMode()command).

The maximum load current delivered by the SMPS can be selected by the sub- GHz radio SUBGHZ SMPSC2R register.

The inrush current of the LDO and SMPS step-down converter can be controlled via the sub-GHz radio SUBGHZ\_PCR register. This information is retained in all but the sub-GHz radio Deep-sleep mode.

The SMPS needs a clock to be functional. If for any reason this clock stops, the device may be destroyed. To avoid this situation, a clock detection is used to, in case of a clock failure, switch off the SMPS and enable the LDO. The SMPS clock detection is enabled by the sub-GHz radio SUBGHZ\_SMPSCOR.CLKDE. By default, the SMPS clock detection is disabled and must be enabled before enabling the SMPS.

Danger: Before enabling the SMPS, the SMPS clock detection must be enabled in the sub-GHz radio SUBGHZ\_SMPSCOR.CLKDE.

\_\_\_\_\_



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 9 /25

#### 2.2.3. Power supply supervisor

The devices integrate a power-on reset/power-down reset, coupled with a Brownout reset (BOR) circuitry.

BOR0 level cannot be disabled. Other BOR levels can be enabled by user option. When enabled, BOR is active in all power modes except in Shutdown Five BOR thresholds can be selected through option bytes.

During power-on, BOR keeps the device under reset until the supply voltage VDD reaches the specified VBORx threshold:

- When VDD drops below the selected threshold, a device reset is generated.
- When VDD is above the VBORx upper limit, the device reset is released and the system can start.

The devices feature an embedded PVD (programmable voltage detector) that monitors the VDD power supply and compares it with the VPVD threshold. An interrupt can be generated when VDD drops below the VPVD threshold and/or when VDD is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state.

The PVD is enabled by software and can be configured to monitor the VDD supply level needed for the sub-GHz radio operation. For this, the PVD must select its lowest threshold, and the PVD and the wakeup must be enabled by the EWPVD bit in PWR\_CR3 register.

Only a voltage drop below the PVD level generates a wakeup event.

In addition, the devices embed a PVM (peripheral voltage monitor) that compares the independent supply voltage VDDA with a fixed threshold to ensure that the peripheral is in its functional supply range.

Finally, a radio end-of-life monitor provides information on the VDD supply when VDD is too low to operate the sub-GHz radio. When reaching the EOL level, the software must stop all radio activity in a safe way.

#### 2.2.4. Linear voltage regulator

Two embedded linear voltage regulators supply all the digital circuitries, except for the Standby circuitry and the Backup domain. The main regulator (MR) output voltage (VCORE) can be programmed by software to two different power ranges (range 1 and range 2), to optimize the consumption depending on the system maximum operating frequency.

The voltage regulators are always enabled after a reset. Depending on the application modes, the VCORE supply is provided either by the main regulator or by the low-power regulator (LPR).



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 10 /25

When MR is used, a dynamic voltage scaling is proposed to optimize power as follows:

range 1: high-performance range

The system clock frequency can be up to 48 MHz. The Flash memory access time for read access is minimum. Write and erase operations are possible.

range 2: low-power range

The system clock frequency can be up to 16 MHz. The Flash memory access time for a read access is increased as compared to range 1. Write and erase operations are possible.

#### 2.2.5. VBAT

#### The VBAT operation

The VBAT pin is used to power the device VBAT domain (RTC, LSE and backup registers) from an external battery, an external super-capacitor, or from VDD when no external battery nor an external super-capacitor are present. Three anti-tamper detection pins are available in VBAT mode. VBAT operation is automatically activated when VDD is not present.

An internal VBAT battery charging circuit is embedded and can be activated when VDD is present.

Note: When the microcontroller is supplied only from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation.

#### **VBAT battery voltage monitoring**

This embedded hardware feature allows the application to measure the VBAT battery voltage using the ADC VIN[14] input channel. As VBAT may be higher than VDDA, and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by three. As a consequence, the converted digital value is one third the VBAT voltage.

#### 2.2.6. Low-power modes

The devices support several low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources. By default, the microcontroller is in Run mode, range 1, after a system or a power-on reset. It is up to the user to select one of the low-power modes described below:

#### • Sleep mode:

CPU clock off, all peripherals including CPU core peripherals (among them NVIC, SysTick) can run and wake up the CPU when an interrupt or an event occurs.



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 11 /25

#### • Low-power run mode (LPRun):

when the system clock frequency is reduced below 2 MHz. The code is executed from the SRAM or from the Flash memory. The regulator is in low-power mode to minimize the operating current.

• **Low-power sleep mode (LPSleep):** entered from the LPRun mode.

#### • Stop 0 and Stop 1 modes:

the content of SRAM1, SRAM2 and of all registers is retained. All clocks in the VCORE domain are stopped. PLL, MSI, HSI16 and HSE32 are disabled. LSI and LSE can be kept running.

RTC can remain active (Stop mode with RTC, Stop mode without RTC). The sub-GHz radio may remain active independently from the CPU.

Some peripherals with the wakeup capability can enable HSI16 RC during the Stop mode to detect their wakeup condition.

• Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption compared with Stop 2.

In Stop 0 mode, the main regulator remains on, resulting in the fastest wakeup time but with much higher consumption. The active peripherals and wakeup sources are the same as in Stop 1 mode that uses the low-power regulator.

The system clock, when exiting Stop 0 or Stop 1 mode, can be either MSI up to 48 MHz or HSI16, depending on the software configuration.

• **Stop 2** mode: part of the VCORE domain is powered off. Only SRAM1, SRAM2, CPU and some peripherals preserve their contents. All clocks in the VCORE domain are stopped. PLL, MSI, HSI16 and HSE32 are disabled.

LSI and LSE can be kept running.

RTC can remain active (Stop 2 mode with RTC, Stop 2 mode without RTC). The sub-GHz radio may also remain active independent from the CPU.

Some peripherals with the wakeup capability can enable HSI16 RC during the Stop 2 mode to detect their wakeup condition.

The system clock when exiting from Stop 2 mode, can be either MSI up to 48 MHz or HSI16, depending on the software configuration.

#### · Standby mode:

VCORE domain is powered off. However, it is possible to preserve the SRAM2 content as detailed below:

Standby mode with SRAM2 retention when the RRS bit is set in the PWR control register 3



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 12 /25

(PWR\_CR3). In this case, SRAM2 is supplied by the low-power regulator.

Standby mode when the RRS bit is cleared in the PWR control register 3 (PWR\_CR3). In this case the main regulator and the low-power regulator are powered off.

All clocks in the VCORE domain are stopped. PLL, MSI, HSI16 and HSE32 are disabled.

LSI and LSE can be kept running.

Th RTC can remain active (Standby mode with RTC, Standby mode without RTC). The sub-GHz radio and the PVD may also remain active when enabled independent from the CPU. In Standby mode, the PVD selects its lowest level.

The system clock, when exiting Standby modes, is MSI at 4 MHz.

#### • Shutdown mode:

VCORE domain is powered off. All clocks in the VCORE domain are stopped. PLL, MSI, HSI16, LSI and HSE32 are disabled. LSE can be kept running. The system clock when exiting the Shutdown mode, is MSI at 4 MHz. In this mode, the supply voltage monitoring is disabled and the product behavior is not guaranteed in case of a power voltage drop.

#### 2.3. Pin Definition

| Name         | Abbreviation                                                                      | reviation Definition                                |  |  |  |  |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|--|--|
| Pin name     | Unless otherwise specific                                                         | ed in brackets below the pin name, the pin function |  |  |  |  |  |  |  |  |
| Pili lialile | during and after reset is t                                                       | he same as the actual pin name                      |  |  |  |  |  |  |  |  |
|              | S                                                                                 | Supply pin                                          |  |  |  |  |  |  |  |  |
| Pin type     | I                                                                                 | Input only pin                                      |  |  |  |  |  |  |  |  |
| riii type    | 1/0                                                                               | Input / output pin                                  |  |  |  |  |  |  |  |  |
|              | 0                                                                                 | Output only pin                                     |  |  |  |  |  |  |  |  |
| Notes        | Unless otherwise specified by a note, all I/Os are set as analog inputs during ar |                                                     |  |  |  |  |  |  |  |  |
|              | after reset                                                                       |                                                     |  |  |  |  |  |  |  |  |

| Pin Name<br>(function after reset) | Pin Type | Alternate functions                                                              | Additional functions |
|------------------------------------|----------|----------------------------------------------------------------------------------|----------------------|
| PA2                                |          | LSCO, TIM2_CH3, USART2_TX, LPUART1_TX, COMP2_OUT, DEBUG_PWR_LDORDY, CM4_EVENTOUT | LSCO                 |
| PA3                                | *        | TIM2_CH4, I2S2_MCK, USART2_RX,<br>LPUART1_RX, CM4_EVENTOUT                       |                      |



Product Name | ST50H Version | G Doc No | 902-12601 Date | 2021/07/14 Page | 13 /25

|      | T    |                                              | 1          |
|------|------|----------------------------------------------|------------|
| PA4  | I/O  | RTC_OUT2, LPTIM1_OUT, SPI1_NSS, USART2_CK,   |            |
|      |      | DEBUG_SUBGHZSPI_ NSSOUT, LPTIM2_OUT,         |            |
|      |      | CM4_EVENTOUT                                 |            |
| PA5  | I/O  | TIM2_CH1, TIM2_ETR, SPI2_MISO, SPI1_SCK,     |            |
|      |      | DEBUG_SUBGHZSPI_ SCKOUT, LPTIM2_ETR,         |            |
|      |      | CM4_EVENTOUT                                 |            |
| PA6  | I/O  | TIM1_BKIN, I2C2_SMBA, SPI1_MISO,             |            |
|      |      | LPUART1_CTS, DEBUG_SUBGHZSPI_ MISOOUT,       |            |
|      |      | TIM16_CH1, CM4_EVENTOUT                      |            |
| PA7  | I/O  | TIM1 CH1N, I2C3 SCL, SPI1 MOSI,              |            |
|      |      | COMP2_OUT, DEBUG_SUBGHZSPI_ MOSIOUT,         |            |
|      |      | TIM17_CH1, CM4_EVENTOUT                      |            |
| PA8  | I/O  | MCO, TIM1 CH1, SPI2 SCK/I2S2 CK,             | /          |
|      | ,    | USART1_CK, LPTIM2_OUT, CM4_EVENTOUT          |            |
| PA9  | I/O  | TIM1 CH2, SPI2 NSS/I2S2 WS, I2C1 SCL,        |            |
|      | ·    | SPI2_SCK/I2S2_CK, USART1_TX, CM4_EVENTOUT    |            |
| PA10 | 1/0  | RTC REFIN, TIM1 CH3, I2C1 SDA,               | COMP1 INM, |
|      | ,,,, | SPI2_MOSI/I2S2_SD, USART1_RX,                | COMP2_INM, |
|      |      | DEBUG_RF_HSE32RDY, TIM17_BKIN,               | DAC1 OUT,  |
|      |      | CM4 EVENTOUT                                 | ADC1 IN6   |
| PA11 | I/O  | TIM1 CH4, TIM1 BKIN2, LPTIM3 ETR,            | COMP1_INM, |
|      |      | I2C2_SDA, SPI1_MISO, USART1_CTS,             | COMP2_INM, |
|      |      | DEBUG_RF_NRESET, CM4_EVENTOUT                | ADC1_IN7   |
| PA12 | I/O  | TIM1 ETR, LPTIM3 IN1, I2C2 SCL, SPI1 MOSI,   | ADC1_IN8   |
|      |      | RF_BUSY, USART1_RTS, CM4_EVENTOUT            | _          |
| PA13 | 1/0  | JTMS-SWDIO, I2C2 SMBA, IR OUT,               | ADC1_IN9   |
|      |      | CM4 EVENTOUT                                 | _          |
| PA14 | 1/0  | JTCK-SWCLK, LPTIM1_OUT, I2C1_SMBA,           | ADC1_IN10  |
|      |      | CM4 EVENTOUT                                 |            |
| PA15 | I/O  | TDI, TIM2_CH1, TIM2_ETR, I2C2_SDA, SPI1_NSS, | COMP1 INIM |
| LATO | 1,0  | CM4 EVENTOUT                                 | COMP1_INM, |
|      |      | CIVIT_LVLIVIOOI                              | ADC1 IN11  |
| DD4  | 1/0  | DUADTA DEC DE LOTINAS INIA CNAA EVENTOUT     | _          |
| PB1  | I/O  | LPUART1_RTS_DE, LPTIM2_IN1, CM4_EVENTOUT     |            |
|      |      |                                              | ADC1_IN5   |



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 14 /25

|      | T   | T                                                                                               |                                                         |
|------|-----|-------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| PB2  | I/O | DEBUG_RF_SMPSRDY, CM4_EVENTOUT                                                                  | COMP1_INP,<br>COMP2_INM,<br>ADC1_IN4                    |
| PB3  |     | JTDO/TRACESWO, TIM2_CH2, SPI1_SCK,<br>RF_IRQ0, USART1_RTS, CM4_EVENTOUT                         | COMP1_INM,CO<br>MP2_INM,ADC1<br>_IN2,TAMP_IN3/<br>WKUP3 |
| PB4  | I/O | DEBUG_RF_LDORDY, TIM17_BKIN,                                                                    | COMP1_INP,<br>COMP2_INP,ADC<br>1_IN3                    |
| PB5  | I/O | LPTIM1_IN1, I2C1_SMBA, SPI1_MOSI, RF_IRQ1,<br>USART1_CK, COMP2_OUT, TIM16_BKIN,<br>CM4_EVENTOUT |                                                         |
| PB6  | I/O | LPTIM1_ETR, I2C1_SCL, USART1_TX,<br>TIM16_CH1N, CM4_EVENTOUT                                    |                                                         |
| PB7  |     | LPTIM1_IN2, TIM1_BKIN, I2C1_SDA, USART1_RX,<br>TIM17_CH1N, CM4_EVENTOUT                         |                                                         |
| PB8  | 1/0 | TIM1_CH2N, I2C1_SCL, RF_IRQ2, TIM16_CH1,<br>CM4_EVENTOUT                                        |                                                         |
| PB9  | I/O | TIM1_CH3N, I2C1_SDA, SPI2_NSS/I2S2_WS,<br>IR_OUT, TIM17_CH1, CM4_EVENTOUT                       |                                                         |
| PB10 | I/O | TIM2_CH3, I2C3_SCL, SPI2_SCK/I2S2_CK,<br>LPUART1_RX, COMP1_OUT, CM4_EVENTOUT                    |                                                         |
| PB11 | 1/0 | TIM2_CH4, I2C3_SDA, LPUART1_TX,<br>COMP2_OUT, CM4_EVENTOUT                                      |                                                         |
| PB12 | I/O | TIM1_BKIN, I2C3_SMBA, SPI2_NSS/I2S2_WS,<br>LPUART1_RTS, CM4_EVENTOUT                            |                                                         |
| PB13 | I/O | TIM1_CH1N, I2C3_SCL, SPI2_SCK/I2S2_CK,<br>LPUART1_CTS, CM4_EVENTOUT                             | ADC1_IN0                                                |
| PB14 | I/O | TIM1_CH2N, I2S2_MCK, I2C3_SDA, SPI2_MISO,<br>CM4_EVENTOUT                                       | ADC1_IN1                                                |
| PB15 | I/O | TIM1_CH3N, I2C2_SCL, SPI2_MOSI/I2S2_SD, CM4_EVENTOUT                                            |                                                         |



ST50H Product Name 902-12601 2021/07/14 15 /25 Page

| PC0     | I/O | LPTIM1_IN1, I2C3_SCL, LPUART1_RX,          |                 |
|---------|-----|--------------------------------------------|-----------------|
|         |     | LPTIM2_IN1, CM4_EVENTOUT                   |                 |
| PC1     | I/O | LPTIM1_OUT, SPI2_MOSI/I2S2_SD, I2C3_SDA,   |                 |
| 101     | 1/0 | LPUART1_TX, CM4_EVENTOUT                   |                 |
|         |     |                                            |                 |
| PC2     | I/O | LPTIM1_IN2, SPI2_MISO, CM4_EVENTOUT        |                 |
| PC3     | 1/0 | LPTIM1_ETR, SPI2_MOSI/I2S2_SD, LPTIM2_ETR, |                 |
|         |     | CM4_EVENTOUT                               |                 |
| PC4     | I/O | CM4_EVENTOUT                               |                 |
| PC5     | 1/0 | CM4_EVENTOUT                               |                 |
| PC6     | I/O | I2S2_MCK, CM4_EVENTOUT                     |                 |
| PC13    | 1/0 | RTC_OUT1/RTC_TS, CM4_ EVENTOUT             | TAMP_IN1/RTC_OU |
|         |     | CA CY                                      | T1/RTC_TS/WKUP2 |
| NRST    | I/O |                                            |                 |
| PH3     | I/O | CM4_EVENTOUT                               | воото           |
| VDD     | S   | ) / co ( ) /                               |                 |
| VDDPA   | S   |                                            |                 |
| VDDRF   | S   |                                            | 7,7             |
| VBAT    | S   | ~ O Y                                      |                 |
| VREF+   | S   |                                            |                 |
| VDDA    | S   |                                            |                 |
| VFBSMPS | S   |                                            |                 |
| VDDSMPS | S   |                                            |                 |
| VLXSMPS | S   |                                            |                 |
| RF_OUT  | 1/0 | 0.40                                       |                 |



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 16 /25

|     | ion        | ST50H Alternate functions |                      |            |                       |                    |                       |         |                   |                    |     |      |      |                      |                             |                             | Additional functions |                                               |
|-----|------------|---------------------------|----------------------|------------|-----------------------|--------------------|-----------------------|---------|-------------------|--------------------|-----|------|------|----------------------|-----------------------------|-----------------------------|----------------------|-----------------------------------------------|
| Pin | Definition | AF0                       | AF1                  | AF2        | AF3                   | AF4                | AF5                   | AF6     | AF7               | AF8                | AF9 | AF10 | AF11 | AF12                 | AF13                        | AF14                        | AF15                 | -                                             |
|     | De         | SYS_ AF                   | TIM1/TIM2<br>/LPTIM1 | TIM1/TIM2  | SPI2S2TIM1/L<br>PTIM3 | 12C1/I2C2/I2C<br>3 | SPI1/SPI2S2           | -       | USART1/US<br>ART2 | LPUART1            | -   | -    | -    | COMP1/COM<br>P2/TIM1 | DEBUG                       | TIM2/TIM16/TI<br>M17/LPTIM2 | EVENOUT              | -                                             |
| 29  | PA2        | LSCO                      | TIM2_CH3             | -          | -                     | -                  | -                     | -       | USART2_<br>TX     | LPUART1_<br>TX     | -   | -    | -    | COMP2_OUT            | DEBUG_PWR<br>_LDORDY        | -                           | CM4_<br>EVENTOUT     | LSCO                                          |
| 30  | PA3        | -                         | TIM2_CH4             | -          | -                     | -                  | 12S2_ MCK             | 62      | USART2_<br>RX     | LPUART1_<br>RX     | -   | -    | -    | -                    | -                           | -                           | CM4_<br>EVENTOUT     | -                                             |
| 31  | PA4        | RTC_OUT2                  | LPTIM1<br>_OUT       | -          | -                     | -                  | SPI1_ NSS             | -       | USART2_<br>CK     | -                  | -   | - (  |      | -                    | DEBUG_SUBGH<br>ZSPI_NSSOUT  | LPTIM2_OUT                  | CM4_<br>EVENTOUT     | -                                             |
| 32  | PA5        | -                         | TIM2_CH1             | TIM2_ETR   | SPI2_MISO             | -                  | SPI1_SCK              | -       | -                 | - /                | -   | -    | )-   | -                    | DEBUG_SUBGH<br>ZSPI_SCKOUT  | LPTIM2_ETR                  | CM4_<br>EVENTOUT     | -                                             |
| 33  | PA6        | -                         | TIM1_BKIN            | -          | -                     | I2C2_ SMBA         | SPI1_MISO             | -       | -                 | LPUART1_<br>CTS    | 6   | -    | -    | TIM1_BKIN            | DEBUG_SUBGH<br>ZSPI_MISOOUT | TIM16_ CH1                  | CM4_<br>EVENTOUT     | -                                             |
| 34  | PA7        | -                         | TIM1_<br>CH1N        | -          | -                     | I2C3_SCL           | SPI1_ MOSI            | -       | -                 | -                  | -   | -    | -    | COMP2_OUT            | DEBUG_SUBGH<br>ZSPI_MOSIOUT | TIM17_CH1                   | CM4_<br>EVENTOUT     | -                                             |
| 51  | PA8        | мсо                       | TIM1_CH1             | -          | -                     | -                  | SPI2_SCK/I2S<br>2_CK  | -       | USART1_<br>CK     | -                  | -   | -    | -    | A - O                | <u>-</u>                    | LPTIM2_OUT                  | CM4_<br>EVENTOUT     | -                                             |
| 50  | PA9        | -                         | TIM1_CH2             | -          | SPI2_NSS/I2S<br>2_WS  | I2C1_SCL           | SPI2_SCK/I2S<br>2_CK  | -       | USART1_<br>TX     | -                  | -   | -    | -    |                      | -                           | -                           | CM4_<br>EVENTOUT     | -                                             |
| 62  | PA10       | RTC_REFIN                 | TIM1_CH3             | -          |                       | I2C1_SDA           | SPI2_MOSI/I2<br>S2_SD | -       | USART1_<br>RX     | -                  | -   | -    |      | -                    | DEBUG_RF_<br>HSE32RDY       | TIM17_BKIN                  | CM4_<br>EVENTOUT     | COMP1_INM,COMI<br>2_INM,DAC1_OUT,<br>ADC1_IN6 |
| 63  | PA11       | -                         | TIM1_CH4             | TIM1_BKIN2 | LPTIM3_ETR            | I2C2_SDA           | SPI1_MISO             |         | USART1_<br>CTS    | -                  | -   |      | -    | TIM1_BKIN2           | DEBUG_RF_<br>NRESET         | -                           | CM4_<br>EVENTOUT     | COMP1_INM,COMI<br>2_INM,ADC1_IN7              |
| 64  | PA12       | -                         | TIM1_ETR             | -          | LPTIM3_ IN1           | I2C2_SCL           | SPI1_ MOSI            | -       | USART1_<br>RTS    |                    | -   |      | -    | -                    | -                           | -                           | CM4_<br>EVENTOUT     | ADC1_IN8                                      |
| 1   | PA13       | JTMSJ/SWD<br>IO           | -                    |            | -                     | I2C2_SMBA          |                       | -       | -                 | IR_OUT             | -   | -    | -    | -                    | -                           | -                           | CM4_<br>EVENTOUT     | ADC1_IN9                                      |
| 2   | PA14       | JTCKJ/SWC<br>LK           | LPTIM1_<br>OUT       | -          | -                     | I2C1_SMBA          | -                     | -       | -                 | ŀ                  | -   | -    | -    | -                    | -                           | -                           | CM4_<br>EVENTOUT     | ADC1_IN10                                     |
| 8   | PA15       | JTDI                      | TIM2_CH1             | TIM2_ETR   | -                     | I2C2_SDA           | SPI1_NSS              | -       |                   | -                  | -   | -    | -    | -                    | -                           | -                           | CM4_<br>EVENTOUT     | COMP1_INM,COMF<br>2_INP,ADC1_IN11             |
| 57  | PB1        | -                         | ı                    | -          | -                     | -                  | -                     | <u></u> |                   | LPUART1_<br>RTS_DE | -   | -    | -    | -                    | -                           | LPTIM2_IN1                  | CM4_<br>EVENTOUT     | COMP2_INP,<br>ADC1_IN5                        |



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 17/25

| 58 | PB2  | -                  | LPTIM1_<br>OUT | - | -                     | 12C3_ SMBA | SPI1_NSS              | -  | -              | -               |   |     | <u>.</u> | -         | DEBUG_RF_<br>SMPSRDY | -           | CM4_<br>EVENTOUT | COMP1_INP,COMP2<br>_INM,ADC1_IN4                    |
|----|------|--------------------|----------------|---|-----------------------|------------|-----------------------|----|----------------|-----------------|---|-----|----------|-----------|----------------------|-------------|------------------|-----------------------------------------------------|
| 14 | PB3  | JTDOJ<br>TRACE SWO | TIM2_CH2       | - | -                     | -          | SPI1_ SCK             | -  | USART1_<br>RTS |                 | - | -   | -        | - 4       | -                    | -           | CM4_<br>EVENTOUT | COMP1_INM,COMP<br>2_INM,ADC1_IN2,T<br>AMP_IN3/WKUP3 |
| 15 | PB4  | NJTRST             | -              | - | -                     | I2C3_SDA   | SPI1_ MISO            | -  | USART1_<br>CTS |                 | - | -   | -        | - 0       | DEBUG_RF_<br>LDORDY  | TIM17_BKIN  | CM4_<br>EVENTOUT | COMP1_INP,COMP2<br>_INP,ADC1_IN3                    |
| 16 | PB5  | -                  | LPTIM1_<br>IN1 | - | -                     | I2C1_SMBA  | SPI1_ MOSI            | -  | USART1_<br>CK  | -               | - | -   | -        | COMP2_OUT | -                    | TIM16_ BKIN | CM4_<br>EVENTOUT | -                                                   |
| 17 | PB6  | -                  | LPTIM1_<br>ETR | - | -                     | I2C1_SCL   | -                     | C  | USART1_<br>TX  | -               | - | -   |          | -7        | -                    | TIM16_ CH1N | CM4_<br>EVENTOUT | -                                                   |
| 18 | PB7  | =                  | LPTIM1_<br>IN2 | = | TIM1_BKIN             | I2C1_SDA   | -                     | -  | USART1_<br>RX  | -               | - | -   | -        | -         | -                    | TIM17_ CH1N | CM4_<br>EVENTOUT | -                                                   |
| 19 | PB8  | -                  | TIM1_<br>CH2N  | = | -                     | I2C1_SCL   | -                     | -  | -              | -               | - | _   | ) -      | -         | -                    | TIM16_CH1   | CM4_<br>EVENTOUT | -                                                   |
| 20 | PB9  | -                  | TIM1_<br>CH3N  | - | -                     | I2C1_SDA   | SPI2_NSS/I2S<br>2_WS  | -  | -              | IR_OUT          | - | -   | -        | -         | -                    | TIM17_ CH1  | CM4_<br>EVENTOUT | -                                                   |
| 49 | PB10 | -                  | TIM2_CH3       | - | -                     | 12C3_ SCL  | SPI2_SCK/I2S<br>2_CK  | -  | -              | LPUART1_<br>RX  | - | -   | -        | COMP1_OUT |                      | -           | CM4_<br>EVENTOUT | -                                                   |
| 48 | PB11 | -                  | TIM2_CH4       | - | -                     | I2C3_SDA   | -                     | -  | - /            | LPUART1_<br>TX  | - | -   | -        | COMP2_OUT | <del>-</del>         | -           | CM4_<br>EVENTOUT | -                                                   |
| 59 | PB12 | -                  | TIM1_BKIN      | - | TIM1_BKIN             | I2C3_SMBA  | SPI2_NSS/I2S<br>2_WS  | -  |                | LPUART1_<br>RTS | - | -   | -        |           | <u>-</u>             | -           | CM4_<br>EVENTOUT | -                                                   |
| 60 | PB13 | -                  | TIM1_<br>CH1N  | - |                       | 12C3_ SCL  | SPI2_SCK/I2S<br>2_CK  | -  |                | LPUART1_<br>CTS | - | - ( | -        |           | -                    | -           | CM4_<br>EVENTOUT | ADC1_IN0                                            |
| 61 | PB14 | -                  | TIM1_<br>CH2N  | - | I2S2_MCK              | I2C3_SDA   | SPI2_MISO             |    | <b>/</b> -     | -               | - |     | -        | -         | -                    | -           | CM4_<br>EVENTOUT | ADC1_IN1                                            |
| 9  | PB15 | -                  | TIM1_<br>CH3N  | - | J -                   | I2C2_ SCL  | SPI2_MOSI/I2<br>S2_SD | -  | -              | -               | < |     | -        | -         | -                    | -           | CM4_<br>EVENTOUT | -                                                   |
| 21 | PC0  | -                  | LPTIM1_<br>IN1 | - | -                     | I2C3_SCL   |                       | -  | -              | LPUART1_<br>RX  | - | -   | -        | -         | -                    | LPTIM2_ IN1 | CM4_<br>EVENTOUT | -                                                   |
| 22 | PC1  | -                  | LPTIM1_<br>OUT | - | SPI2_MOSI/I2<br>S2_SD | I2C3_SDA   | -                     | -  | -              | LPUART1_<br>TX  | - | -   | -        | -         | -                    | -           | CM4_<br>EVENTOUT | -                                                   |
| 23 | PC2  | -                  | LPTIM1_<br>IN2 | - | -                     |            | SPI2_MISO             | -  | -              | -               | - | -   | -        | -         | -                    | -           | CM4_<br>EVENTOUT | -                                                   |
| 24 | PC3  | -                  | LPTIM1_<br>ETR | - | -                     | -          | SPI2_MOSI/I2<br>S2_SD | -0 | (-)            | -               | - | -   | -        | -         | -                    | LPTIM2_ETR  | CM4_<br>EVENTOUT | -                                                   |
| 25 | PC4  | -                  |                | = | -                     | -          | -                     |    | -              | r -             | - | -   | -        | -         | -                    | -           | CM4_<br>EVENTOUT |                                                     |



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 18/25

| 26     | PC5          | -                   | -     | -   | - | - | -         | - | -   | -    |   |   | - | -   | -        | - | CM4_<br>EVENTOUT | -                                  |
|--------|--------------|---------------------|-------|-----|---|---|-----------|---|-----|------|---|---|---|-----|----------|---|------------------|------------------------------------|
| 27     | PC6          | -                   | -     | -   | - | - | 12S2_ MCK | - | -   | -    | - |   | - | -   | -        | - | CM4_<br>EVENTOUT | -                                  |
| 5      | PC13         | RTC_OUT1/<br>RTC_TS | -     | -   | - | - | -         | - | -   |      | - | - | - | - < | -        | - | CM4_<br>EVENTOUT | TAMP_IN1/RTC_OU<br>T1/RTC_TS/WKUP2 |
| 43     | рнз(воото)   | -                   | -     | -   | - | - | -         | - | \\( | 2)-7 | - | - | - | 0.5 | <u>-</u> | - | CM4_<br>EVENTOUT | воото                              |
| 44     | NRST         |                     |       |     |   |   |           |   |     | NRST |   |   |   |     |          |   |                  |                                    |
| 3,55   | VDD          |                     | VDD   |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 4      | VBAT         | VBAT                |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 53     | VDDPA        |                     | VDDPA |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 54     | VDDRF        | VDDRF               |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 6      | VREF+        | VREF+               |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 7      | VDDA         | VDDA                |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 10     | VFBSMPS      | VFBSMPS             |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 11     | VDDSMPS      | VDDSMPS             |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 13     | VLXSMPS      | VLXSMPS             |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 37     | RF_OUT       | RF_OUT              |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 12,28, | 35,36,38,39, |                     |       |     |   |   |           |   |     | _    |   |   |   |     |          |   |                  |                                    |
| 46,47, | 52,56        |                     |       | GND |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 65~73  |              |                     |       |     |   | C |           |   |     |      |   |   |   |     |          |   |                  |                                    |
| 40,41, | 42,45        |                     |       |     |   |   |           |   |     | NC   |   |   |   |     |          |   |                  |                                    |
|        |              | 1                   |       |     |   |   |           |   |     |      |   |   |   |     |          |   |                  |                                    |



 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 19/25

### 3. Layout Guide

#### 3.1. Power Trace Management

- Power traces should be directly connected with regulator outputs. And add 4.7uF
   bypass capacitors close to module on each power trace.
- Never let power trace cross the other one or high speed signal trace.

#### 3.2. Ground Management

- Please ensure: (1). GND polygon regions used for module are as complete as possible and
   (2). well established GND via holes, to keep good heat dissipation and RF performance.
- The ref. ground planes of RF trace need to add via holes and we recommend the distance between each adding ones less than 1/8λ.

#### 3.3. RF Trace Management

- CPWG model is recommended for RF trace calculation, which has better EMC and RF capability. And please discuss with PCB manufacturer to evaluate and keep RF trace in 50ohm.
- The recommended layout of RF trace bend is to keep the same width in the corner.





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 20/25

• The values of a and b will affect each other, it is best to control it not to be too wide from the width and gap of the output pad of the module



- Suggest customer deploy Pi-matching circuits close to Lora antenna
  - ◆ For 50 ohm matching Antenna application :

Connect 100 pF at the RF-trace as the flowing reference design



RF SMA CONNECTOR FOR EXTERNAL ANTENNA

◆ If you choose a metal coil antenna, the impedance will be lower (<50 ohms) and it is inductive. Its R+jL is easier to fall on the upper left of the Smith Chart, so series inductance and parallel capacitance are the chosen matching method, but Sometimes for bandwidth, multi-level matching is also used





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 21/25



• The Following figures are coil application for Acsip SiP:







 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 22/25



#### 3.4. ESD Protection

If used in a harsh ESD environment, the following example is reference design for ESD Protection, the recommended part is: Semtech@Rclamp2451z (1-Line, 24 V)





Product Name
Version
Doc No
Date
Page

ST50H G 902-12601 2021/07/14 23/25

#### 3.5. Other Schematic

#### ST-LINK SWD Port :

User needs to connect this two SWDIO & SWCLK pins with ST-LINK/V2, V3 unit.



#### • NRST :

System Reset, Active Low, Please place R24/C16 close to ST50H module.



#### Harmonic suppression

Whether a harmonic suppression circuit is needed, depends on the EMI test result. Default value is L102=8.2nH Murata LQW15AN, C125=3.3pF, C126=3.3pF.





 Product Name
 ST50H

 Version
 G

 Doc No
 902-12601

 Date
 2021/07/14

 Page
 24/25

#### 3.6. Shielding Cover

Shielding Cover design is recommended for EMI suppression.



### 4. Other Information

- Do not put any signal trace or power trace on system PCB top layer under ST50H module.
- Discuss with AcSiP engineer after schematic and layout finished.
- For Additional information, please contact the following:

AcSiP Technology Corp.

Address: 3F., No.246, Bo'ai St., Shulin Dist., New Taipei City 238005, Taiwan

TEL: +886-2-86859877

FAX: +886-2-86859577

Contact: sales@acsip.com.tw

Website: http://www.acsip.com.tw/



Product Name | ST50H Version | G Doc No | 902-12601 Date | 2021/07/14 Page | 25/25